Formal Semantics for VHDL
. Ed(S): Delgado Kloos, Carlos; Breuer, Peter T.
€ 127.18
FREE Delivery in Ireland
Description for Formal Semantics for VHDL
hardcover. It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. This book puts forward a cohesive set of semantics for the VHDL language. Editor(s): Delgado Kloos, Carlos; Breuer, Peter T. Series: The Springer International Series in Engineering and Computer Science. Num Pages: 249 pages, biography. BIC Classification: UMX; UYD. Category: (P) Professional & Vocational; (UP) Postgraduate, Research & Scholarly. Dimension: 235 x 155 x 15. Weight in Grams: 1220.
It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. The field has evolved enormously during the last few years, resulting in the fact that formal design and verification methods are nowadays supported by several tools, both commercial and academic.
If different tools and users are to generate and read the same language then it is necessary that the same semantics is assigned by them to all constructs and elements of the language. The current IEEE standard VHDL language ... Read more
It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. The field has evolved enormously during the last few years, resulting in the fact that formal design and verification methods are nowadays supported by several tools, both commercial and academic.
If different tools and users are to generate and read the same language then it is necessary that the same semantics is assigned by them to all constructs and elements of the language. The current IEEE standard VHDL language ... Read more
Product Details
Format
Hardback
Publication date
1995
Publisher
Springer United States
Number of pages
249
Condition
New
Series
The Springer International Series in Engineering and Computer Science
Number of Pages
249
Place of Publication
Dordrecht, Netherlands
ISBN
9780792395522
SKU
V9780792395522
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
Reviews for Formal Semantics for VHDL