×


 x 

Shopping cart
Singh, Leena; Drucker, Leonard; Khan, Neyaz - Advanced Verification Techniques - 9781402076725 - V9781402076725
Stock image for illustration purposes only - book cover, edition or condition may vary.

Advanced Verification Techniques

€ 201.90
FREE Delivery in Ireland
Description for Advanced Verification Techniques Hardback. As chip size and complexity continues to grow exponentially, the challenges of functional verification are becoming a critical issue in the electronics industry. This book includes realistic examples and shows how SystemC and SCV can be applied to a variety of advanced design and verification tasks. Num Pages: 376 pages, biography. BIC Classification: THR; TJFC. Category: (G) General (US: Trade). Dimension: 235 x 155 x 23. Weight in Grams: 742.
"As chip size and complexity continues to grow exponentially, the challenges of functional verification are becoming a critical issue in the electronics industry. It is now commonly heard that logical errors missed during functional verification are the most common cause of chip re-spins, and that the costs associated with functional verification are now outweighing the costs of chip design. To cope with these challenges engineers are increasingly relying on new design and verification methodologies and languages.  Transaction-based design and verification, constrained random stimulus generation, functional coverage analysis, and assertion-based verification are all techniques that advanced design and verification teams routinely ... Read more

Product Details

Format
Hardback
Publication date
2004
Publisher
Springer-Verlag New York Inc. United States
Number of pages
376
Condition
New
Number of Pages
376
Place of Publication
New York, NY, United States
ISBN
9781402076725
SKU
V9781402076725
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15

Reviews for Advanced Verification Techniques
"As chip size and complexity continue to grow exponentially, the challenges of functional verification are becoming a critical issue in the electronics industry. It is now commonly heard that logical errors missed during functional verification are the most common cause of chip re-spins, and that the costs associated with functional verification are now outweighing the costs of chip design. To ... Read more

Goodreads reviews for Advanced Verification Techniques


Subscribe to our newsletter

News on special offers, signed editions & more!