Design for Manufacturability: From 1D to 4D for 90–22 nm Technology Nodes
Artur Balasinski
€ 132.62
FREE Delivery in Ireland
Description for Design for Manufacturability: From 1D to 4D for 90–22 nm Technology Nodes
paperback. This book explains integrated circuit design for manufacturability (DfM) at the product level (packaging, applications) and applies engineering DfM principles to the latest standards of product development at 22 nm technology nodes. Num Pages: 286 pages, 169 black & white illustrations, 45 colour illustrations, 31 black & white tables, biogra. BIC Classification: TGPR; TJF; TJFC. Category: (P) Professional & Vocational. Dimension: 235 x 155 x 15. Weight in Grams: 444.
This book explains integrated circuit design for manufacturability (DfM) at the product level (packaging, applications) and applies engineering DfM principles to the latest standards of product development at 22 nm technology nodes. It is a valuable guide for layout designers, packaging engineers and quality engineers, covering DfM development from 1D to 4D, involving IC design flow setup, best practices, links to manufacturing and product definition, for process technologies down to 22 nm node, and product families including memories, logic, system-on-chip and system-in-package.
This book explains integrated circuit design for manufacturability (DfM) at the product level (packaging, applications) and applies engineering DfM principles to the latest standards of product development at 22 nm technology nodes. It is a valuable guide for layout designers, packaging engineers and quality engineers, covering DfM development from 1D to 4D, involving IC design flow setup, best practices, links to manufacturing and product definition, for process technologies down to 22 nm node, and product families including memories, logic, system-on-chip and system-in-package.
Product Details
Format
Paperback
Publication date
2016
Publisher
Springer United States
Number of pages
286
Condition
New
Number of Pages
278
Place of Publication
New York, United States
ISBN
9781493943425
SKU
V9781493943425
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
About Artur Balasinski
Artur Balasinski is a Technology Design Integration Manager for Cypress Semiconductor in San Jose, California.
Reviews for Design for Manufacturability: From 1D to 4D for 90–22 nm Technology Nodes