Designing 2D and 3D Network-on-Chip Architectures
Tatas, Konstantinos; Siozios, Kostas; Soudris, Dimitrios (Department Of Electrical And Computer Engineering, Democritus University Of Thrace, Xanthi,
€ 131.95
FREE Delivery in Ireland
Description for Designing 2D and 3D Network-on-Chip Architectures
Paperback. This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Num Pages: 278 pages, 65 black & white illustrations, 79 colour illustrations, 12 black & white tables, biograp. BIC Classification: TJF; TJFC; UYF. Category: (P) Professional & Vocational. Dimension: 235 x 155 x 15. Weight in Grams: 433.
This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliability. Case studies are used to illuminate new design methodologies.
This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliability. Case studies are used to illuminate new design methodologies.
Product Details
Format
Paperback
Publication date
2016
Publisher
Springer-Verlag New York Inc. United States
Number of pages
278
Condition
New
Number of Pages
265
Place of Publication
New York, United States
ISBN
9781493945504
SKU
V9781493945504
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
Reviews for Designing 2D and 3D Network-on-Chip Architectures