×


 x 

Shopping cart
Cao, Zhiheng; Yan, Shouli - Low-power High-speed ADCs for Nanometer CMOS Integration - 9781402084492 - V9781402084492
Stock image for illustration purposes only - book cover, edition or condition may vary.

Low-power High-speed ADCs for Nanometer CMOS Integration

€ 124.19
FREE Delivery in Ireland
Description for Low-power High-speed ADCs for Nanometer CMOS Integration Hardback. This text is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. Series: Analog Circuits and Signal Processing. Num Pages: 108 pages, biography. BIC Classification: TJFC. Category: (P) Professional & Vocational. Dimension: 234 x 156 x 7. Weight in Grams: 750.

Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested.

1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ... Read more

2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.

3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.

Show Less

Product Details

Format
Hardback
Publication date
2008
Publisher
Springer-Verlag New York Inc. United States
Number of pages
108
Condition
New
Series
Analog Circuits and Signal Processing
Number of Pages
95
Place of Publication
New York, NY, United States
ISBN
9781402084492
SKU
V9781402084492
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15

Reviews for Low-power High-speed ADCs for Nanometer CMOS Integration

Goodreads reviews for Low-power High-speed ADCs for Nanometer CMOS Integration


Subscribe to our newsletter

News on special offers, signed editions & more!