Scalable Hardware Verification with Symbolic Simulation
Valeria Bertacco
Scalable Hardware Verification with Symbolic Simulation presents recent advancements in symbolic simulation-based solutions which radically improve scalability. It overviews current verification techniques, both based on logic simulation and formal verification methods, and unveils the inner workings of symbolic simulation. The core of this book focuses on new techniques that narrow the performance gap between the complexity of digital systems and the limited ability to verify them. In particular, it covers a range of solutions that exploit approximation and parametrization methods, including quasi-symbolic simulation, cycle-based symbolic simulation, and parameterizations based on disjoint-support decompositions.
In structuring this book, the author’s hope ... Read more
Scalable Hardware Verification with Symbolic Simulation is for verification engineers and researchers in the design automation field.
Highlights:
- A discussion of the leading hardware verification techniques, including simulation and formal verification solutions
- Important concepts related to the underlying models and algorithms employed in the field
-
- The latest innovations in the area of symbolic simulation, exploiting techniques such as parametric forms and decomposition properties of Booleanfunctions
-
- Providing insights into possible new developments in the hardware verification
Product Details
Reviews for Scalable Hardware Verification with Symbolic Simulation