Synthesizable VHDL Design for Fpgas
Lettnin, Djones Vinicius; Bezerra, Eduardo Augusto
€ 137.40
FREE Delivery in Ireland
Description for Synthesizable VHDL Design for Fpgas
Paperback. Honed over two decades of teaching, this text is an excellent graded guide to very-high-speed integrated circuits hardware description language (VHDL), as implemented in two discrete field-programmable gate array (FPGA) platforms, one of which is widely used. Num Pages: 164 pages, 174 black & white illustrations, biography. BIC Classification: TJF; TJFC; UMZ. Category: (P) Professional & Vocational. Dimension: 235 x 155 x 9. Weight in Grams: 267.
The methodology described in this book is the result of many years of research experience in the field of synthesizable VHDL design targeting FPGA based platforms. VHDL was first conceived as a documentation language for ASIC designs. Afterwards, the language was used for the behavioral simulation of ASICs, and also as a design input for synthesis tools. VHDL is a rich language, but just a small subset of it can be used to write synthesizable code, from which a physical circuit can be obtained. Usually VHDL books describe both, synthesis and simulation aspects of the language, but in this book ... Read more
Show LessProduct Details
Format
Paperback
Publication date
2016
Publisher
Springer International Publishing AG Switzerland
Number of pages
164
Condition
New
Number of Pages
157
Place of Publication
Cham, Switzerland
ISBN
9783319377339
SKU
V9783319377339
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
About Lettnin, Djones Vinicius; Bezerra, Eduardo Augusto
Dr. Eduardo Bezerra is a Researcher and Lecturer of Computer Engineering at Universidade Federal de Santa Catarina (UFSC), where he is with the Department of Electrical Engineering since 2010. He received his Ph.D. in Computer Engineering from the University of Sussex (Space Science Centre), England, UK, in 2002. His research interests are in the areas of embedded systems, computer architecture, ... Read more
Reviews for Synthesizable VHDL Design for Fpgas