Robust SRAM Designs and Analysis
Singh, Jawar; Mohanty, Saraju P.; Pradhan, Dhiraj K.
€ 183.08
FREE Delivery in Ireland
Description for Robust SRAM Designs and Analysis
Hardback. This guide to Static Random Access Memory (SRAM) bitcell design and analysis meets the nano-regime challenges for CMOS devices and such emerging devices as Tunnel FETs. Offers popular SRAM bitcell topologies that mitigate variability, plus exhaustive analysis. Num Pages: 168 pages, 5 black & white tables, biography. BIC Classification: TDPB; TJFC. Category: (P) Professional & Vocational. Dimension: 234 x 156 x 11. Weight in Grams: 432.
This book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging devices, such as Tunnel FETs. Since process variability is an ongoing challenge in large memory arrays, this book highlights the most popular SRAM bitcell topologies (benchmark circuits) that mitigate variability, along with exhaustive analysis. Experimental simulation setups are also included, which cover nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis. Emphasis is placed throughout the book on the various trade-offs for achieving a best SRAM bitcell design.
- Provides a complete ... Read more
- Offers techniques to face nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis;
- Includes simulation set-ups for extracting different design metrics for CMOS technology and emerging devices;
- Emphasizes different trade-offs for achieving the best possible SRAM bitcell design.
Product Details
Format
Hardback
Publication date
2012
Publisher
Springer-Verlag New York Inc. United States
Number of pages
168
Condition
New
Number of Pages
168
Place of Publication
New York, NY, United States
ISBN
9781461408178
SKU
V9781461408178
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
Reviews for Robust SRAM Designs and Analysis