Low-Noise Low-Power Design for Phase-Locked Loops
Zhao, Feng; Dai, Fa Foster
€ 126.98
FREE Delivery in Ireland
Description for Low-Noise Low-Power Design for Phase-Locked Loops
Hardback. Num Pages: 109 pages, 49 black & white illustrations, 24 colour illustrations, 3 black & white tables, biograph. BIC Classification: TJFC; TTBM. Category: (P) Professional & Vocational. Dimension: 235 x 155 x 8. Weight in Grams: 339.
This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation. The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage. Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters.
Product Details
Format
Hardback
Publication date
2014
Publisher
Springer International Publishing AG Switzerland
Number of pages
109
Condition
New
Number of Pages
96
Place of Publication
Cham, Switzerland
ISBN
9783319121994
SKU
V9783319121994
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15
Reviews for Low-Noise Low-Power Design for Phase-Locked Loops