×


 x 

Shopping cart
Keating, Michael; Flynn, David; Aitken, Rob; Gibbons, Alan; Shi, Kaijian - Low Power Methodology Manual - 9780387718187 - V9780387718187
Stock image for illustration purposes only - book cover, edition or condition may vary.

Low Power Methodology Manual

€ 217.43
FREE Delivery in Ireland
Description for Low Power Methodology Manual Hardback. A practical guide for engineers doing low power System-on-Chip (SoC) designs. It covers various aspects of low power design from architectural issues and design techniques to circuit design of power gating switches. Series: Integrated Circuits and Systems. Num Pages: 300 pages, biography. BIC Classification: TJFC. Category: (P) Professional & Vocational; (UP) Postgraduate, Research & Scholarly; (UU) Undergraduate. Dimension: 234 x 156 x 19. Weight in Grams: 625.

“Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach.”

Richard Goering, Software Editor, EE Times

“Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ... Read more

Sujeeth Joseph, Chief Architect - Semiconductor and Systems Solutions Unit, Wipro Technologies

“The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use to meet the difficulties faced in managing the power issues in deep submicron designs.”

Anil Mankar, Sr VP Worldwide Core Engineering and Chief Development Officer, Conexant Systems Inc.

“Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management.”

Nick Salter, Head of Chip Integration, CSR plc.

Show Less

Product Details

Format
Hardback
Publication date
2007
Publisher
Springer-Verlag New York Inc. United States
Number of pages
300
Condition
New
Series
Integrated Circuits and Systems
Number of Pages
300
Place of Publication
New York, NY, United States
ISBN
9780387718187
SKU
V9780387718187
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15

About Keating, Michael; Flynn, David; Aitken, Rob; Gibbons, Alan; Shi, Kaijian
ABOUT THE AUTHORS: Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design. David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology. ... Read more

Reviews for Low Power Methodology Manual

Goodreads reviews for Low Power Methodology Manual


Subscribe to our newsletter

News on special offers, signed editions & more!