×


 x 

Shopping cart
Krishnendu, Chakrabarty; Iyengar, Vikgram; Chandra, Anshuman - Test Resource Partitioning for System-on-a-chip - 9781402071195 - V9781402071195
Stock image for illustration purposes only - book cover, edition or condition may vary.

Test Resource Partitioning for System-on-a-chip

€ 127.80
FREE Delivery in Ireland
Description for Test Resource Partitioning for System-on-a-chip Hardback. Talks about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. This book aims to position test resource partitioning in the context of SOC test automation. It presents various techniques for the partitioning and optimization of the three major SOC test resources. Series: Frontiers in Electronic Testing. Num Pages: 244 pages, biography. BIC Classification: TJFD; UY. Category: (P) Professional & Vocational; (UP) Postgraduate, Research & Scholarly. Dimension: 234 x 156 x 15. Weight in Grams: 1170.

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this ... Read more

SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.

Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.

Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Show Less

Product Details

Format
Hardback
Publication date
2002
Publisher
Kluwer Academic Publishers United States
Number of pages
244
Condition
New
Series
Frontiers in Electronic Testing
Number of Pages
232
Place of Publication
New York, NY, United States
ISBN
9781402071195
SKU
V9781402071195
Shipping Time
Usually ships in 15 to 20 working days
Ref
99-15

Reviews for Test Resource Partitioning for System-on-a-chip

Goodreads reviews for Test Resource Partitioning for System-on-a-chip


Subscribe to our newsletter

News on special offers, signed editions & more!